> In simple words, the BIU handles all transfers of data and addresses on the buses for the execution unit. #### 8086 HAS PIPELINING ARCHITECTURE: - While the EU is decoding an instruction or executing an instruction, which does not require use of the buses, the BIU fetches up to six instruction bytes for the following instructions. - > The BIU stores these pre-fetched bytes in a first-in-first-out register set called a queue. - When the EU is ready for its next instruction from the queue in the BIU. This is much faster than sending out an address to the system memory and waiting for memory to send back the next instruction byte or bytes. - Except in the case of JMP and CALL instructions, where the queue must be dumped and then reloaded starting from a new address, this pre-fetch and queue scheme greatly speeds up processing. - > Fetching the next instruction while the current instruction executes is called pipelining. #### Register organization: - 8086 has a powerful set of registers known as general purpose registers and special purpose registers. - All of them are 16-bit registers. - General purpose registers: - These registers can be used as either 8-bit registers or 16-bit registers. - They may be either used for holding data, variables and intermediate results temporarily or for other purposes like a counter or for storing offset address for some particular addressing modes etc. - Special purpose registers: - o These registers are used as segment registers, pointers, index registers or as offset storage registers for particular addressing modes. - The 8086 registers are classified into the following types: - General Data Registers - Segment Registers - Pointers and Index Registers - Flag Register The register set of 8086 can be categorized into 4 different groups. The register organization of \$086 is shown in the figure. PSW | AX | AH | AL | |----|----|----| | BX | BH | BL | | CX | CH | CL | | DX | DH | DL | General data registers Segment Registers Pointers and index registers Register organization of 8086 # **General Data Registers:** - The registers AX, BX, CX and DX are the general purpose 16-bit registers. - AX is used as 16-bit accumulator. The lower 8-bit is designated as AL and higher 8-bit is designated as AH. AL can be used as an 8-bit accumulator for 8-bit operation. - > All data register can be used as either 16 bit or 8 bit. BX is a 16 bit register, but BL indicates the lower 8-bit of BX and BH indicates the higher 8-bit of BX. - The register BX is used as offset storage for forming physical address in case of certain addressing modes. - The register CX is used default counter in case of string and loop instructions. - > DX register is a general purpose register which may be used as an implicit operand or destination in case of a few instructions. #### Segment Registers: - > There are 4 segment registers. They are: - Code Segment Register(CS) - Data Segment Register(DS) - Extra Segment Register(ES) - Stack Segment Register(SS) - The 8086 architecture uses the concept of segmented memory. 8086 able to address a memory capacity of 1 megabyte and it is byte organized. This 1 megabyte memory is divided into 16 logical segments. Each segment contains 64 kbytes of memory. - Code segment register (CS): is used for addressing memory location in the code segment of the memory, where the executable program is stored. - Data segment register (DS): points to the data segment of the memory where the data is stored. - Extra Segment Register (ES): also refers to a segment in the memory which is another data segment in the memory. - Stack Segment Register (SS): is used for addressing stack segment of the memory. The stack segment is that segment of memory which is used to store stack data. - While addressing any location in the memory bank, the physical address is calculated from two parts: - Physical address= segment address + offset address - > The first is segment address, the segment registers contain 16-bit segment base addresses, related to different segment. - The second part is the offset value in that segment. ### **Pointers and Index Registers:** - > The index and pointer registers are given below: - IP—Instruction pointer-store memory location of next instruction to be executed - BP—Base pointer - SP—Stack pointer - SI—Source index - DI—Destination index - The pointers registers contain offset within the particular segments. - o The pointer register IP contains offset within the code segment. - o The pointer register BP contains offset within the data segment. - Thee pointer register SP contains offset within the stack segment. - The index registers are used as general purpose registers as well as for offset storage in case of indexed, base indexed and relative base indexed addressing modes. - The register SI is used to store the offset of source data in data segment. - The register DI is used to store the offset of destination in data or extra segment. - The index registers are particularly useful for string manipulation. #### 8086 flag register and its functions: - The 8086 flag register contents indicate the results of computation in the ALU. It also contains some flag bits to control the CPU operations. - A 16 bit flag register is used in 8086. It is divided into two parts. - c Condition code or status flags - Machine control flags - > The condition code flag register is the lower byte of the 16-bit flag register. The condition code flag register is identical to 8085 flag register, with an additional overflow flag. > The control flag register is the higher byte of the flag register. It contains three flags namely direction flag (D), interrupt flag (I) and trap flag (T). Flag register configuration The description of each flag bit is as follows: SF- Sign Flag: This flag is set, when the result of any computation is negative. For signed computations the sign flag equals the MSB of the result. **ZF- Zero Flag:** This flag is set, if the result of the computation or comparison performed by the previous instruction is zero. PF- Parity Flag: This flag is set to 1, if the lower byte of the result contains even number of 1's. CF- Carry Flag: This flag is set, when there is a carry out of MSB in case of addition or a borrow in case of subtraction. AF-Auxilary Carry Flag: This is set, if there is a carry from the lowest nibble, i.e, bit three during addition, or borrow for the lowest nibble, i.e, bit three, during subtraction. *OF*- Over flow Flag: This flag is set, if an overflow occurs, i.e, if the result of a signed operation is large enough to accommodate in a destination register. The result is of more than 7-bits in size in case of 8-bit signed operation and more than 15-bits in size in case of 16-bit sign operations, and then the overflow will be set. **TF- Tarp Flag:** If this flag is set, the processor enters the single step execution mode. The processor executes the current instruction and the control is transferred to the Trap interrupt service routine. IF- Interrupt Flag: If this flag is set, the mask able interrupts are recognized by the CPU, otherwise they are ignored. **D- Direction Flag:** This is used by string manipulation instructions. If this flag bit is '0', the string is processed beginning from the lowest address to the highest address, i.e., auto incrementing mode. Otherwise, the string is processed from the highest address towards the lowest address, i.e., auto decrementing mode. ## Memory Segmentation: - The memory in an 8086 based system is organized as segmented memory. - > The CPU 8086 is able to access 1MB of physical memory. The complete 1MB of memory can be divided into 16 segments, each of 64KB size and is addressed by one of the segment register. - > The 16-bit contents of the segment register actually point to the starting location of a particular segment. The address of the segments may be assigned as 0000H to F000h respectively. - > To address a specific memory location within a segment, we need an offset address. The offset address values are from 0000H to FFFFH so that the physical addresses range from 00000H to FFFFFH. ### Physical address is calculated as below: Ex: Segment address -----→ 1005H Offset address ----- 5555H Segment address ------ 1005H ----- 0001 0000 0000 0101 Shifted left by 4 Positions----- 0001 0000 0000 0101 0000 Offset address --- 5555H ----- 0101 0101 0101 0101 Physical address -----155A5H 0001 0101 0101 1010 0101 Physical address = Segment address \* 10H + Offset address. # The main advantages of the segmented memory scheme are as follows: - Allows the memory capacity to be 1MB although the actual addresses to be handled are of 16-bit size. - 2. Allows the placing of code, data and stack portions of the same program in different parts (segments) of memory, for data and code protection. - 3. Permits a program and/or its data to be put into different areas of memory each time the program is executed, i.e., provision for relocation is done. ## Overlapping and Non-overlapping Memory segments: > In the overlapping area locations physical address = CS1+IP1 = CS2+IP2. Where '+' indicates the procedure of physical address formation. Fig. 1.3(a) Non-overlopping Segments Fig. 1.3(b) Overlapping Segments ### Addressing modes of 8086: - Addressing mode indicates a way of locating data or operands. - The addressing modes describe the types of operands and the way they are accessed for executing an instruction. - According to the flow of instruction execution, the instructions may be categorized as - Sequential control flow instructions and - ii) Control transfer instructions Sequential control flow instructions are the instructions, which after execution, transfer control to the next instruction appearing immediately after it (in the sequence) in the program. For example, the arithmetic, logic, data transfer and processor control instructions are sequential control flow instructions. The **control transfer instructions**, on the other hand, transfer control to some predefined address or the address somehow specified in the instruction, after their execution. For example, INT, CALL, RET and JUMP instructions fall under this category. The addressing modes for sequential control transfer instructions are: 1. Immediate: In this type of addressing, immediate data is a part of instruction and appears in the form of successive byte or bytes. Ex: MOV AX, 0005H In the above example, 0005H is the immediate data. The immediate data may be 8-bit or 16-bit in size. 2. Direct: In the direct addressing mode a 16-bit memory address (offset) is directly specified in the instruction as a part of it. Ex: MOV AX, [5000H] Here, data resides in a memory location in the data segment, whose effective address may be completed using 5000H as the offset address and content of DS as segment address. The effective address here, is 10H \* DS + 5000H. 3. Register: In register addressing mode, the data is stored in a register and is referred using the particular register. All the registers, except IP, may be used in this mode. Ex: MOV BX, AX 4. Register Indirect: Sometimes, the address of the memory location, which contains data or operand, is determined in an indirect way, using the offset register. This mode of addressing is known as register indirect mode. In this addressing mode, the offset address of data is in either BX or SI or DI register. The default segment is either DS or ES. The data is supposed to be available at the address pointed to by the content of any of the above registers in the default data segment. Ex: MOV AX, [BX] Here, data is present in a memory location in DS whose offset address is in BX. The effective address of the data is given as 10H \* DS+[BX]. 5. **Indexed:** In this addressing mode, offset of the operand is stored in one of the index registers. DS and ES are the default segments for index registers, SI and DI respectively. This is a special case of register indirect addressing mode. Ex: MOV AX, [SI] Here, data is available at an offset address stored in SI in DS. The effective address, in this case, is computed as 10\*DS+[SI]. 6. Register Relative: In this addressing mode, the data is available at an effective address formed by adding an 8-bit or 16-bit displacement with the content of any one of the registers BX, BP, SI and DI in the default (either DS or ES) segment. Ex: MOV AX, 50H[BX] Here, the effective address is given as 10H \*DS+50H+[BX] 7. Based Indexed: The effective address of data is formed, in this addressing mode, by adding content of a base register (any one of BX or BP) to the content of an index register (any one of SI or DI). The default segment register may be ES or DS. Ex: MOV AX, [BX][SI] Here, BX is the base register and SI is the index register the effective address is computed as 10H \* DS + [BX] + [SI]. 8. Relative Based Indexed: The effective address is formed by adding an 8 or 16-bit displacement with the sum of the contents of any one of the base register (BX or BP) and any one of the index register, in a default segment. Here, 50H is an immediate displacement, BX is base register and SI is an index register the effective address of data is computed as For control transfer instructions, the addressing modes depend upon whether the destination is within the same segment or different one. It also depends upon the method of passing the destination address to the processor. Basically, there are two addressing modes for the control transfer instructions, intersegment addressing modes. If the location to which the control is to be transferred lies in a different segment other than the current one, the mode is called intersegment mode. If the destination location lies in the same segment, the mode is called intrasegment mode. Addressing modes for Control Transfer Instructions 9. Intrasegment Direct Mode: In this mode, the address to which the control is to be transferred lies in the same segment in which the control transfer instruction lies and appears directly in the instruction as an immediate displacement value. In this addressing mode, the displacement is computed relative to the content of the instruction pointer IP. The effective address to which the control will be transferred is given by the sum of 8 or 16-bit displacement and current content of IP. In the case of jump instruction, if the signed displacement (d) is of 8-bits (i.e –128<d<+128) we term it as short jump and if it is of 16-bits (i.e-32, 768<d<+32,768) it is termed as long jump. - 10. Intrasegment Indirect Mode: In this mode, the displacement to which the control is to be transferred, is in the same segment in which the control transfer instruction lies, but it is passed to the instruction indirectly. Here, the branch address is found as the content of a register or a memory location. This addressing mode may be used in unconditional branch instructions. - 11. Intersegment Direct: In this mode, the address to which the control is to be transferred is in a different segment. This addressing mode provides a means of branching from one code segment to another code segment. Here, the CS and IP of the destination address are specified directly in the instruction. - 12. Intersegment Indirect: In this mode, the address to which the control is to be transferred lies in a different segment and it is passed to the instruction indirectly, i.e contents of a memory block containing four bytes, i.e IP (LSB), IP(MSB), CS(LSB) and CS (MSB) sequentially. The starting address of the memory block may be referred using any of the addressing modes, except immediate mode.